Skip to main content
Article
Applying Partial Fault Tolerance with Explicit Area Constraints
International Journal of Embedded Systems
  • David L. Foster, Kettering University
  • Darrin M. Hanna
Document Type
Article
Publication Date
1-1-2013
Abstract

As field programmable gate arrays find increasing use in aerospace and terrestrial applications, a number of methods of fault tolerance have been developed to ensure reliable operation. Current techniques output the required circuit area based on the desired level of fault tolerance with some techniques increasing the area by over 200%. In deployed systems, however, the FPGA is fixed and the area available for adding fault tolerance is limited. As a consequence, protecting an updated, larger circuit using the same fault tolerance scheme may result in a design that no longer fits in the deployed FPGA. This situation dictates the need for a technique that can trade fault tolerance for lower area penalties. To fill this need, this paper presents a new area constrained approach which accepts available hardware resources as an input and outputs a maximally fault tolerant circuit.

DOI
DOI: 10.1504/IJES.2013.052145
Comments

ESSN: 1741-1076

Rights

© 2013 Inderscience

Citation Information
David L. Foster and Darrin M. Hanna. "Applying Partial Fault Tolerance with Explicit Area Constraints" International Journal of Embedded Systems Vol. 5 Iss. 1/2 (2013) p. 67 - 80 ISSN: 1741-1068
Available at: http://works.bepress.com/dave-foster/6/